Title :
Propagation delay fault: a new fault model to test delay faults
Author :
Lin, Xijiang ; Rajski, Janusz
Author_Institution :
Mentor Graphics Corp., Wilsonville, OR, USA
Abstract :
A new fault model, named propagation delay fault model, is proposed to test the gross gate delay defects modeled at each gate terminal and the distributed delay defects in the fault propagation paths. The proposed fault model assumes that the sum of the gross gate delay defect and the distributed delay defect are large enough to cause timing violation for all the paths passing through the fault site and the fault propagation path. Experimental results demonstrate that high fault coverage can be achieved in a reasonable amount of time and the test set size is comparable to the test set size generated for the transition fault model.
Keywords :
delays; fault diagnosis; logic circuits; logic testing; distributed delay defects; fault propagation paths; gate terminal; gross gate delay defects; propagation delay fault model; test set; timing violation; transition fault model; Circuit faults; Circuit testing; Clocks; Delay effects; Frequency; Graphics; Logic circuits; Manufacturing; Propagation delay; Timing;
Conference_Titel :
Design Automation Conference, 2005. Proceedings of the ASP-DAC 2005. Asia and South Pacific
Print_ISBN :
0-7803-8736-8
DOI :
10.1109/ASPDAC.2005.1466153