Title :
Routing track duplication with fine-grained power-gating for FPGA interconnect power reduction
Author :
Lin, Yan ; Li, Fei ; He, Lei
Author_Institution :
Dept. of Electr. Eng., California Univ., Los Angeles, CA, USA
Abstract :
Power has become an increasingly important design constraint for FPGAs in nanometer technologies, and global interconnects should be the focus of FPGA power reduction as they consume more power than logic cells. We design area-efficient circuits for programmable fine-grained power-gating of individual unused interconnect switches, and reduce interconnect leakage power dramatically because the interconnect switches have an intrinsically low utilization rate for the purpose of programmability. The low leakage interconnect via power-gating reduces total power by 38.18% for the FPGA in 100nm technology. Furthermore, it enables interconnect dynamic power reduction. We design a routing channel containing abundant or duplicated routing tracks with pre-determined high and low Vdd, and develop routing algorithm using low Vdd for noncritical routing to reduce dynamic power. The track-duplicated routing channel has small leakage power and increase the FPGA power reduction to 45.00%.
Keywords :
field programmable gate arrays; integrated circuit design; integrated circuit interconnections; network routing; 100 nm; FPGA interconnect power reduction; area-efficient circuits; design constraint; interconnect switches; leakage power; nanometer technology; programmable fine-grained power gating; routing algorithm; routing track duplication; Algorithm design and analysis; Application specific integrated circuits; Field programmable gate arrays; Helium; Integrated circuit interconnections; Logic design; Random access memory; Routing; Switches; Switching circuits;
Conference_Titel :
Design Automation Conference, 2005. Proceedings of the ASP-DAC 2005. Asia and South Pacific
Print_ISBN :
0-7803-8736-8
DOI :
10.1109/ASPDAC.2005.1466243