DocumentCode :
3548294
Title :
VLSI on-chip power/ground network optimization considering decap leakage currents
Author :
Fu, Jingjing ; Luo, Zuying ; Hong, Xianlong ; Cai, Yici ; Pan, Zhu ; Tan, Sheldon X D
Author_Institution :
Dept. of Comput. Sci. & Technol., Tsinghua Univ., Beijing, China
Volume :
2
fYear :
2005
fDate :
18-21 Jan. 2005
Firstpage :
735
Abstract :
In today´s power/ground (P/G) network design, on-chip decoupling capacitors(decaps) are usually made of MOS transistors with source and drain connected together. The gate leakage current becomes worse as the gate oxide layer thickness continues to shrink below 20Å. As a result, decaps become leaky due to the gate leakage from CMOS devices. In this paper, we take a first look at the leaky decaps in P/G network optimization. We propose a leakage current model for practical decaps and also present a new two-stage leakage-current-aware approach to efficiently optimize P/G networks in a more area efficient way.
Keywords :
VLSI; capacitors; circuit optimisation; leakage currents; CMOS devices; MOS transistors; VLSI; decap leakage currents; gate leakage current; gate oxide layer thickness; leakage-current-aware approach; on-chip decoupling capacitors; on-chip power/ground network optimization; Chip scale packaging; Energy consumption; Gate leakage; Integrated circuit noise; Leakage current; MOSFETs; Network-on-a-chip; Noise reduction; Very large scale integration; Voltage;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Design Automation Conference, 2005. Proceedings of the ASP-DAC 2005. Asia and South Pacific
Print_ISBN :
0-7803-8736-8
Type :
conf
DOI :
10.1109/ASPDAC.2005.1466446
Filename :
1466446
Link To Document :
بازگشت