DocumentCode :
3548414
Title :
Evaluation of dual VDD fabrics for low power FPGAs
Author :
Mukherjee, Rajarshi ; Memik, Seda Ogrenci
Author_Institution :
Electr. & Comput. Eng. Dept., Northwestern Univ., Evanston, IL, USA
Volume :
2
fYear :
2005
fDate :
18-21 Jan. 2005
Firstpage :
1240
Abstract :
Power efficiency is becoming an increasingly important design aspect for FPGAs. Recently it has been shown that well-known power minimization techniques in the ASICs such as creating supply voltage (Vdd) scalable islands of different granularity can be applied to FPGAs. However, the discrete routing architecture of FPGAs amplifies any constraint imposed on the placement stage. In this work, we evaluate the overheads of voltage scaling schemes in relation to FPGA architectures and design flows in terms of critical path delay, channel-width and area/delay product. We present a detailed evaluation of the impact of alternative realizations of voltage scaling schemes onto the physical design flow of FPGAs and show that as high as 47% dynamic power gain is possible with 17% area/delay product penalty and 30% power gain is possible with as low as 6% area/delay product penalty for different voltage island configurations.
Keywords :
field programmable gate arrays; integrated circuit design; low-power electronics; network routing; network topology; ASIC; FPGA architectures; discrete routing architecture; low power FPGA; path delay; physical design flow; power efficiency; power minimization techniques; supply voltage; voltage scaling schemes; CMOS logic circuits; CMOS technology; Delay effects; Dynamic voltage scaling; Energy consumption; Energy efficiency; Fabrics; Field programmable gate arrays; Minimization; Threshold voltage;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Design Automation Conference, 2005. Proceedings of the ASP-DAC 2005. Asia and South Pacific
Print_ISBN :
0-7803-8736-8
Type :
conf
DOI :
10.1109/ASPDAC.2005.1466567
Filename :
1466567
Link To Document :
بازگشت