DocumentCode :
3548422
Title :
A fast digit-serial systolic multiplier for finite field GF(2m)
Author :
Kim, Chang Hoon ; Kwon, Soonhak ; Hong, Chun Pyo
Author_Institution :
Dept. of Comput. & Inf. Eng., Daegu Univ., Kyungsan, South Korea
Volume :
2
fYear :
2005
fDate :
18-21 Jan. 2005
Firstpage :
1268
Abstract :
This paper presents a new digit-serial systolic multiplier over GF(2m) for cryptographic applications. When input data come in continuously, the proposed array produces multiplication results at a rate of one every [m/D] + 2 clock cycles, where D is the selected digit size. Since the inner structure of the proposed array is tree-type, critical path increases logarithmically proportional to D. Therefore, the computation delay of the proposed architecture is significantly less than previously proposed digit-serial systolic multipliers whose critical path increases proportional to D. Furthermore, since the new architecture has the features of regularity, modularity, and unidirectional data flow, it is well suited to VLSI implementations.
Keywords :
VLSI; cryptography; digital arithmetic; error correction codes; integrated circuit design; multiplying circuits; systolic arrays; VLSI; computation delay; cryptographic applications; digit-serial systolic multiplier; finite field; tree-type; Binary trees; Clocks; Computer architecture; Delay; Elliptic curve cryptography; Error correction codes; Galois fields; Hardware; Polynomials; Very large scale integration;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Design Automation Conference, 2005. Proceedings of the ASP-DAC 2005. Asia and South Pacific
Print_ISBN :
0-7803-8736-8
Type :
conf
DOI :
10.1109/ASPDAC.2005.1466574
Filename :
1466574
Link To Document :
بازگشت