DocumentCode :
3548437
Title :
AMDREL: a novel low-energy FPGA architecture and supporting CAD tool design flow
Author :
Soudris, D. ; Nikolaidis, S. ; Siskos, S. ; Tatas, K. ; Siozios, K. ; Koutroumpezis, G. ; Vasiliadis, N. ; Kalenteridis, V. ; Pournara, H. ; Pappas, I. ; Thanailakis, A.
Author_Institution :
VLSI Design & Testing Center, Thrace Democritus Univ., Xanthi, Greece
Volume :
2
fYear :
2005
fDate :
18-21 Jan. 2005
Abstract :
The design of a novel embedded FPGA reconfigurable hardware architecture is introduced. The architecture features a number of circuit-level low-power techniques, since power consumption is considered a primary concern. Additionally, a complete set of tools facilitating implementation of applications on the proposed FPGA was presented, starting from an RTL description and producing the actual configuration bit stream. The designed full-custom FPGA is under fabrication in 0.18μm STM CMOS technology. The prototype supports partial and dynamic reconfiguration. The efficiency of the entire system (FPGA and tools) was proven by comparisons with commercial systems.
Keywords :
CMOS logic circuits; circuit CAD; embedded systems; field programmable gate arrays; low-power electronics; reconfigurable architectures; 0.18 micron; AMDREL; RTL description; STM CMOS technology; circuit-level low-power techniques; dynamic reconfiguration; embedded FPGA reconfigurable hardware architecture; low-energy FPGA architecture; partial reconfiguration; supporting CAD tool design flow; CMOS technology; Circuits; Clocks; Design automation; Energy consumption; Field programmable gate arrays; Hardware; Prototypes; Switches; Tiles;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Design Automation Conference, 2005. Proceedings of the ASP-DAC 2005. Asia and South Pacific
Print_ISBN :
0-7803-8736-8
Type :
conf
DOI :
10.1109/ASPDAC.2005.1466599
Filename :
1466599
Link To Document :
بازگشت