DocumentCode :
3549294
Title :
Low latency pipelined circular CORDIC
Author :
Antelo, Elisardo ; Villalba, Julio
Author_Institution :
Dept. of Electron. & Comput. Eng., Univ. of Santiago, Santiago de Compostela, Spain
fYear :
2005
fDate :
27-29 June 2005
Firstpage :
280
Lastpage :
287
Abstract :
The pipelined CORDIC with linear approximation to rotation has been proposed to achieve reductions in delay, power and area; however, the schemes for rotation (multiplication) and vectoring (division) complicate implementation in a single unit. In this work, we improve the linear approximation scheme, leading to a unified implementation for rotation and vectoring where fully parallel tree multipliers are used instead of the second half of CORDIC iterations. We also combine the linear approximation to rotation with the scale factor compensation so that the compensation is performed concurrently with the rotation process. Comparison with other designs is also provided.
Keywords :
approximation theory; digital arithmetic; factor compensation; fully parallel tree multiplier; linear approximation; pipelined circular CORDIC; rotation implementation; vectoring implementation; Adders; Arithmetic; Computer architecture; Delay; Digital signal processing; Graphics; Linear approximation; Signal processing algorithms; Speech processing; Vectors;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Computer Arithmetic, 2005. ARITH-17 2005. 17th IEEE Symposium on
ISSN :
1063-6889
Print_ISBN :
0-7695-2366-8
Type :
conf
DOI :
10.1109/ARITH.2005.30
Filename :
1467650
Link To Document :
بازگشت