DocumentCode :
3549828
Title :
A novel fabrication process to downscale SiON gate dielectrics (EOT = 1.06 nm, Jgn = 8.5 A/cm2) toward sub-65nm and beyond
Author :
Wang, Y.R. ; Ying, Y.W. ; Lung, Chien Hua ; Chiang, W.T. ; Hsu, Elrick ; Lu, M.F. ; Lin, Charles ; Lou, R.F. ; Cheng, L.Y. ; Chen, C.P. ; Chan, Michael ; Cheng, Osbert ; Huang, K.T. ; Tzou, S.F. ; Sun, S.W.
Author_Institution :
CRD Adv. Diffusion Module, United Microelectron. Corp. (UMC), Tainan, Taiwan
fYear :
2005
fDate :
14-16 June 2005
Firstpage :
164
Lastpage :
165
Abstract :
This paper presents a cutting-edge 65nm gate dielectrics technology featuring EOT at 1.06 nm (CET = 1.79nm), nFET Jg at 8.5 A/cm2, as well as 10μm×10μm n/pMOSFET Vt of 0.078/0.148V. A novel room temperature plasma SiON is developed with a unique capability to achieve higher top-to-bottom nitrogen concentration ratio than conventional plasma SiON. In addition, nitrogen peak is moved toward top surface. Furthermore, EOT-Jg characteristics are improved by applying this novel plasma process to the post poly-etch re-oxidation step without increasing Vt. The proposed scheme demonstrates a superior interface state density with excellent resistance to boron penetration without mobility and NBTI degradation showing very promising features for gate oxynitride scaling toward 65nm and beyond high performance CMOS applications.
Keywords :
MIS structures; MOSFET; dielectric devices; etching; interface states; nanotechnology; nitridation; nitrogen compounds; oxidation; oxygen compounds; semiconductor device manufacture; semiconductor doping; silicon compounds; N; NBTI degradation resistance; O; Si; SiON; boron penetration resistance; fabrication; gate dielectric downscaling; gate oxynitride scaling; high top-to-bottom nitrogen concentration ratio; n/pMOSFET; nitrogen peak; post poly-etch re-oxidation; room temperature plasma SiON; superior interface state density; Dielectrics; Fabrication; Interface states; MOSFET circuits; Nitrogen; Plasma applications; Plasma density; Plasma properties; Plasma temperature; Surface resistance;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
VLSI Technology, 2005. Digest of Technical Papers. 2005 Symposium on
Print_ISBN :
4-900784-00-1
Type :
conf
DOI :
10.1109/.2005.1469252
Filename :
1469252
Link To Document :
بازگشت