DocumentCode :
3553804
Title :
Low-leakage, N-channel silicon gate FET with a self-aligned field shield
Author :
Abbas, S.A. ; Barile, C.A. ; Dockerty, R.C.
Author_Institution :
IBM System Products Division, Hopewell Junction, New York
Volume :
19
fYear :
1973
fDate :
1973
Firstpage :
371
Lastpage :
373
Abstract :
This paper describes a low leakage n-channel Si gate FET. An n-doped polycrystalline Si field shield was used to achieve low junction leakage. Field shield and diffusion self-alignment was obtained by using a nitride-oxide insulator between the shield and the substrate. A gated diode structure and charge retention cell were used to characterize junction leakage. A -0.5 to -1.0 volt shield-to-substrate bias produced minimum junction leakage. Average minimum leakage, measured at 25°C and 9 volts reverse bias, was 6.5\\times10^{-15} A/mil2; corresponding retention time of a charge retention cell was 158 sec. 300Å SiO2plus 300Å Si3N4was used for the gate dielectric. The silicon gate was dopea during the POCl3source-drain diffusion process. Average threshold voltage was 0.88 volts (at VSX= -3V); average normalized transconductance, 36.1 micromhos/volt, corresponds to an effective mobility of 525 cm2/V-sec. Devices made with a nitride-oxide gate insulator can exhibit a large threshold voltage shift when stressed at elevated temperatures. This shift is caused by the differential conductivity mechanism. The Vtshift is greatly reduced by annealing the Si3N4for 1 hr. in steam at 1000°C prior to silicon gate deposition. This anneal reduces the Vtshift from greater than 1V to less than 100mV for devices stressed at 14V, 165°C, and 500 hr.
Keywords :
Annealing; Charge measurement; Current measurement; Dielectrics; Diodes; FETs; Insulation; Silicon; Threshold voltage; Time measurement;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Electron Devices Meeting, 1973 International
Type :
conf
DOI :
10.1109/IEDM.1973.188732
Filename :
1477609
Link To Document :
بازگشت