This paper describes a low leakage n-channel Si gate FET. An n-doped polycrystalline Si field shield was used to achieve low junction leakage. Field shield and diffusion self-alignment was obtained by using a nitride-oxide insulator between the shield and the substrate. A gated diode structure and charge retention cell were used to characterize junction leakage. A -0.5 to -1.0 volt shield-to-substrate bias produced minimum junction leakage. Average minimum leakage, measured at 25°C and 9 volts reverse bias, was

A/mil
2; corresponding retention time of a charge retention cell was 158 sec. 300Å SiO
2plus 300Å Si
3N
4was used for the gate dielectric. The silicon gate was dopea during the POCl
3source-drain diffusion process. Average threshold voltage was 0.88 volts (at V
SX= -3V); average normalized transconductance, 36.1 micromhos/volt, corresponds to an effective mobility of 525 cm
2/V-sec. Devices made with a nitride-oxide gate insulator can exhibit a large threshold voltage shift when stressed at elevated temperatures. This shift is caused by the differential conductivity mechanism. The V
tshift is greatly reduced by annealing the Si
3N
4for 1 hr. in steam at 1000°C prior to silicon gate deposition. This anneal reduces the V
tshift from greater than 1V to less than 100mV for devices stressed at 14V, 165°C, and 500 hr.