DocumentCode :
3554410
Title :
Self-aligned planar technology for GaAs integrated circuits
Author :
Berth, Michel ; Cathelin, Michel ; Durand, Gilles
Author_Institution :
Laboratoires d´´Electronique et de Physique Appliquée, Limeil-Brévannes (France)
Volume :
23
fYear :
1977
fDate :
1977
Firstpage :
201
Lastpage :
204
Abstract :
This paper describes a technological process well adapted for making high speed GaAs FET integrated circuits. The main features of this technology are : • a completely planar structure obtained by using ion implantation. • a self-allgnment of transistor gates between source and drain contacts. The process described includes the self alignment feature of that developed in our laboratory for microwave submicron gate GaAs MESFET´s (1). The dielectric layer needed to insulate the two levels of interconnections can have a detrimental effect on transistors characteristics. This has been avoided by using the proper materials and deposition conditions. The results for different materials will be compared and some figures of merit of NOR-gate circuits will be given.
Keywords :
Dielectric materials; Dielectrics and electrical insulation; FET integrated circuits; Gallium arsenide; Integrated circuit technology; Ion implantation; Laboratories; MESFETs; Microwave FETs; Microwave transistors;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Electron Devices Meeting, 1977 International
Type :
conf
DOI :
10.1109/IEDM.1977.189205
Filename :
1479285
Link To Document :
بازگشت