DocumentCode :
3554601
Title :
Electron beam lithography for 1 micron FET logic circuit fabrication
Author :
Grobman, W.D. ; Luhn, H.E. ; Donohue, T.P. ; Speth, A.J. ; Wilson, A.D. ; Hatzakis, M. ; Hang, C. T H P
Author_Institution :
IBM T.J. Watson Research Center, Yorktown Heights, N. Y.
Volume :
24
fYear :
1978
fDate :
1978
Firstpage :
58
Lastpage :
61
Abstract :
We describe the fabrication of 1 micron minimum linewidth FET polysilicon devices and circuits. These were designed for the tight dimensional groundrules achievable using direct wafer write scanning electron beam lithography. This paper emphasizes the vector-scan electron beam technology and processing, while other papers in this conference(1) discuss other aspects of the work. Different types of 1 micron FET chips were written on 57mm Si wafers using a totally automated electron beam system(2) which performs table stepping, registration to fiducial marks, and pattern writing in a vector scan mode (individual shape basis) with control of exposure dose for individual shapes. The pattern data were prepared by batch processing which includes proximity correction as well as sorting of shapes to achieve data compaction and minimal distance jumps between shapes. A novel two-layer positive resist system has been developed to achieve reproducible lift-off profiles over topography and better linewidth control (typically <0.1 micron). A level to level registration accuracy groundrule of 0.3 micron has been satisfied with achievement of typical alignment of 0.1-0.2 microns between any two levels.
Keywords :
Automatic control; Control systems; Electron beams; FETs; Fabrication; Lithography; Logic circuits; Shape control; Sorting; Writing;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Electron Devices Meeting, 1978 International
Type :
conf
DOI :
10.1109/IEDM.1978.189351
Filename :
1479776
Link To Document :
بازگشت