DocumentCode :
3554768
Title :
A high gain structure for power junction gate field effect transistors
Author :
Baliga, Jayant B. ; Wessels, Bruce W.
Author_Institution :
General Electric Company, Schenectady, New York
Volume :
24
fYear :
1978
fDate :
1978
Firstpage :
661
Lastpage :
663
Abstract :
A new planar, junction gate field effect transistor structure is described. The device structure is fabricated with steep vertically walled gate regions by using orientation dependent etching and epitaxial refill. Triode-type blocking characteristics are observed at higher gate bias voltages. Source-to-drain breakdown voltages exceeding 200 volts have been achieved with differential blocking gain greater than 30. These gains are much larger than those achieved in previous surface gate JFET structures.
Keywords :
Bipolar transistors; Epitaxial layers; Etching; FETs; Low voltage; Metallization; Research and development; Silicon; Substrates; Surface resistance;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Electron Devices Meeting, 1978 International
Type :
conf
DOI :
10.1109/IEDM.1978.189505
Filename :
1479930
Link To Document :
بازگشت