DocumentCode :
35553
Title :
A Hybrid PRAM and STT-RAM Cache Architecture for Extending the Lifetime of PRAM Caches
Author :
Yongsoo Joo ; Sangsoo Park
Author_Institution :
Ewha Womans Univ., Seoul, South Korea
Volume :
12
Issue :
2
fYear :
2013
fDate :
July-Dec. 2013
Firstpage :
55
Lastpage :
58
Abstract :
To extend the lifetime of phase change RAM (PRAM) caches, we propose a hybrid cache architecture that integrates a relatively small capacity of spin transfer torque RAM (STT-RAM) write buffer with a PRAM cache. Our hybrid cache improves the endurance limitation of the PRAM cache by judiciously redirecting the write traffic from an upper memory layer to the STT-RAM write buffer. We have demonstrated through simulation that the proposed hybrid cache outperforms existing write-traffic reduction schemes with the same area overhead. Moreover, our approach is orthogonal to the existing schemes, providing an effective way of investing die area for cache lifetime extension by being used in combination with them.
Keywords :
cache storage; concurrency theory; phase change memories; STT RAM cache architecture; STT RAM write buffer; cache lifetime extension; hybrid PRAM caches; hybrid cache architecture; investing die area; memory layer; phase change RAM; spin transfer torque RAM; write traffic reduction schemes; Cache storage; Computer architecture; Fault tolerance; Hardware; Random access memory; Redundancy; Reliability; Cache memories; Design Styles; Hardware; Memory Structures; Redundant design; Reliability; Testing and Fault-Tolerance;
fLanguage :
English
Journal_Title :
Computer Architecture Letters
Publisher :
ieee
ISSN :
1556-6056
Type :
jour
DOI :
10.1109/L-CA.2012.24
Filename :
6287498
Link To Document :
بازگشت