DocumentCode :
3555330
Title :
The use of short cycle test chips to accelerate yield learning during the start up of a 150 mm fabrication facility
Author :
McDaniel, Jim ; Moursund, David ; Silsby, Chris ; Winnett, Jeff
Author_Institution :
Hewlett-Packard, Corvallis, OR, USA
fYear :
1991
fDate :
12-14 Jun 1991
Firstpage :
143
Lastpage :
148
Abstract :
A set of electrically tested, short cycle test chips and a methodology were developed to derive yield improvement during the transfer of 1.0 μm and 0.8 μm CMOS technologies from high-volume 100-mm facilities to a 150-mm fabrication facility. This resulted in a rapid drop of defect density and the correction of many systematic yield problems before full process lots were affected. The design of the test devices and the methodology is important to the success of the effort utilizing simple, statistically valid, large-scale arrays in the test chips, and a Pareto-driven, brutal focus analysis and improvement methodology. An analysis of shortcomings of using electrically tested structures only was done and possible improvements using optical defect detection equipment were identified
Keywords :
CMOS integrated circuits; integrated circuit manufacture; integrated circuit testing; 0.8 micron; 1 micron; 150 mm; CMOS technologies; Pareto-driven; brutal focus analysis; defect density; fabrication facility; facility startup; optical defect detection equipment; short cycle test chips; yield improvement; yield learning; CMOS technology; Costs; Fabrication; Fingers; Investments; Large-scale systems; Life estimation; Pareto analysis; Production; Testing;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
University/Government/Industry Microelectronics Symposium, 1991. Proceedings., Ninth Biennial
Conference_Location :
Melbourne, FL
ISSN :
0749-6877
Print_ISBN :
0-7803-0109-9
Type :
conf
DOI :
10.1109/UGIM.1991.148139
Filename :
148139
Link To Document :
بازگشت