DocumentCode :
3555402
Title :
The constrained via minimization problem for PCB and VLSI design
Author :
Xiong, Xiao-Ming ; Kuh, Ernest S.
Author_Institution :
Dept. of Electr. Eng. & Comput. Sci., California Univ., Berkeley, CA, USA
fYear :
1988
fDate :
12-15 June 1988
Firstpage :
573
Lastpage :
578
Abstract :
A novel via minimization approach is presented for two-layer routing of printed-circuit boards and VLSI chips. The authors have analyzed and characterized different aspects of the problem and derived an equivalent graph model for the problem from the linear-programming formulation. Based on the analysis of their unified formulation, the authors pose a practical heuristic algorithm. The algorithm can handle both grid-based and gridless routing. Also, an arbitrary number of wires is allowed to intersect at a via, and both Manhattan and knock-knee routings are allowed.<>
Keywords :
VLSI; circuit layout CAD; graph theory; linear programming; network topology; printed circuits; Manhattan routeing; PCB; VLSI design; constrained via minimization; equivalent graph model; grid based routeing; gridless routing; heuristic algorithm; knock-knee routings; linear-programming formulation; printed-circuit boards; two-layer routing; Heuristic algorithms; Joining processes; Laboratories; Linear programming; Minimization; Polynomials; Printed circuits; Routing; Very large scale integration; Wires;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Design Automation Conference, 1988. Proceedings., 25th ACM/IEEE
Conference_Location :
Anaheim, CA, USA
ISSN :
0738-100X
Print_ISBN :
0-8186-0864-1
Type :
conf
DOI :
10.1109/DAC.1988.14818
Filename :
14818
Link To Document :
بازگشت