DocumentCode :
3555436
Title :
WOS: Low-resistance self-aligned source, drain and gate transistors
Author :
Gargini, P.A. ; Beinglass, I.
Author_Institution :
Intel Corp., Livermore, Calif.
Volume :
27
fYear :
1981
fDate :
1981
Firstpage :
54
Lastpage :
57
Abstract :
Device scaling leads to high resistance interconnects for both polysilicon and diffusion lines. The use of low temperature plasma deposited silicon nitride combined with selective tungsten deposition yields a process that is compatible with both low interconnect resistance requirements and standard polysilicon gate technology. Low interconnect resistance (1Ω) and low contact resistance (< 5× 10-7Ω cm2) to polysilicon and diffusion have been obtained using the process flow described in this paper. Reduced temperature cycles at the end of the process and elimination of phosphorous in the interlayer dielectric make this process ideal for high density, high reliability VLSI applications.
Keywords :
Contact resistance; Dielectrics; Electric resistance; Optical films; Plasma applications; Plasma temperature; Semiconductor films; Silicides; Silicon; Surface treatment;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Electron Devices Meeting, 1981 International
Type :
conf
DOI :
10.1109/IEDM.1981.189997
Filename :
1481950
Link To Document :
بازگشت