DocumentCode :
3555592
Title :
Advanced Hi-CMOS device technology
Author :
Sakai, Y. ; Hayashida, T. ; Hashimoto, N. ; Mimato, O. ; Masuhara, T. ; Nagasawa, K. ; Yasui, T. ; Tanimura, N.
Author_Institution :
Hitachi Central Research Laboratory, Tokyo, Japan
Volume :
27
fYear :
1981
fDate :
1981
Firstpage :
534
Lastpage :
537
Abstract :
A second generation high performance CMOS (Hi-CMOSII) device technology has been developed using a 2µm process. In the Hi-CMOSII technology, fine patterns were formed using dry etching processes and a high resolution aligner. Short channel MOS transistors having 2 µm typical gate length are formed in separate low carrier concentration p and n wells. To improve the threshold voltage controllability, a thin gate oxide and shallow junction are employed in the Hi-CMOSII. To increase the breakdown voltage of n channel devices, graded junctions are formed. The latch up effect was also eliminated. This Hi-CMOSII device technology achieved a 1fJ CMOS logic. It was also applied to high speed, low power static RAMs employing newly developed memory cells.
Keywords :
CMOS technology; Controllability; Dry etching; MOS devices; MOSFETs; Plasma applications; Plasma temperature; Random access memory; Threshold voltage; Very large scale integration;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Electron Devices Meeting, 1981 International
Type :
conf
DOI :
10.1109/IEDM.1981.190138
Filename :
1482091
Link To Document :
بازگشت