DocumentCode :
3555597
Title :
Vertical single-gate CMOS inverters on laser-processed multilayer substrates
Author :
Goeloe, G.T. ; Maby, E.W. ; Silversmith, D.J. ; Mountain, R.W. ; Antoniadis, D.A.
Author_Institution :
Massachusetts Institute of Technology, Lexington, Massachusetts
Volume :
27
fYear :
1981
fDate :
1981
Firstpage :
554
Lastpage :
556
Abstract :
Joint-gate, vertically stacked CMOS (JCMOS) inverters have been fabricated by a process which utilizes a multilayer substrate consisting of an oxidized n-type silicon wafer upon which are deposited two uniformly p-doped polysilicon films separated by a thermally grown (gate quality) oxide. The upper polysilicon film is re crystallized by a scanning CW argon laser and serves as the nMOS substrate. The lower film is the joint polysilicon gate and is heavily doped p-type rather than n-type in order to allow fabrication of enhancement-mode nMOS devices with reduced vertical electric field after threshold voltage adjustment by ion implantation. Fabrication proceeds using a six-mask, self-aligned, top-down process. The W/L ratio was 88 µm/38 µm for the nMOS upper device and 88 µm/60 µm for the pMOS lower device. By virtue of the self-aligned process, both devices can be scaled to smaller dimensions, yielding approximately a 40 × 8 µm inverter in 4 µm channel length technology.
Keywords :
Argon; CMOS process; Crystallization; Inverters; MOS devices; Nonhomogeneous media; Optical device fabrication; Semiconductor films; Silicon; Substrates;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Electron Devices Meeting, 1981 International
Type :
conf
DOI :
10.1109/IEDM.1981.190143
Filename :
1482096
Link To Document :
بازگشت