Title :
Novel SOI CMOS design using ultra thin near intrinsic substrate
Author :
Malhi, S.D.S. ; Lam, H.W. ; Pinizzotto, R.F. ; Hamdi, A.H. ; McDaniel, F.D.
Author_Institution :
Texas Instruments Incorporated, Dallas, TX
Abstract :
A novel SOI CMOS design has been explored. It utilizes an ultra thin near intrinsic substrate wherein no channel doping is introduced during processing. The enhancement operation is realized solely by proper adjustment of work function difference through p+ poly gate for n-channel devices and n+ poly gate for p-channel devices. The absence of depletion charge in this structure is conducive to improved drive current and threshold control. The structure has been realized by implanted buried oxide SOI technology.
Keywords :
CMOS technology; Conducting materials; Dielectric constant; Doping; Instruments; MOSFET circuits; Parasitic capacitance; Silicon on insulator technology; Threshold voltage; Very high speed integrated circuits;
Conference_Titel :
Electron Devices Meeting, 1982 International
DOI :
10.1109/IEDM.1982.190225