DocumentCode :
3555785
Title :
Electrical properties of MOS devices made with SILO technology
Author :
Hui, J. ; Chiu, T.Y. ; Wong, S. ; Oldham, W.G.
Author_Institution :
University of California, Berkeley, CA
Volume :
28
fYear :
1982
fDate :
1982
Firstpage :
220
Lastpage :
223
Abstract :
The physical and electrical parameters of Sealed Interface Local Oxidation (SILO) technology are explored in this paper. Devices fabricated with SILO technology and a standard NMOS process are characterized for current drive capability and parasitic effects. MOS transistors (W/L=3/20) show a 68% improvement in current density compared to devices of the same geometry fabricated with conventional local oxidation technology. Extensive electrical characterization on SILO devices shows that junction leakages and transistor sidewall leakages are low and comparable to devices fabricated with a conventional LOCOS process. Crystal defect decoration studies are in agreement, showing no defect generation.
Keywords :
Breakdown voltage; Capacitors; Current density; Current measurement; Diodes; FETs; Isolation technology; MOS devices; Oxidation; Threshold voltage;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Electron Devices Meeting, 1982 International
Type :
conf
DOI :
10.1109/IEDM.1982.190257
Filename :
1482791
Link To Document :
بازگشت