DocumentCode :
3555964
Title :
A digital-serial silicon compiler
Author :
Hartley, Richard I. ; Corbett, Peter F.
Author_Institution :
Gen. Electr. Res. & Dev. Center, Schenectady, NY, USA
fYear :
1988
fDate :
12-15 June 1988
Firstpage :
646
Lastpage :
649
Abstract :
A novel silicon compiler is described, called PARSIFAL. It constructs chips with a data-flow architecture in which data is passed in a digit-wide pipeline form one computational element to the next. The size of a digit can be specified by the user to be any value between one and the full word size of the chip. A digit size of one gives bit-serial chips, whereas a digit-size equal to the word-size gives fully parallel computation. It is shown that an intermediate value of the digit-size usually gives the most efficient chips in terms of throughput per unit area.<>
Keywords :
circuit layout CAD; logic CAD; parallel architectures; CAD; PARSIFAL; bit-serial chips; data-flow architecture; digit-wide pipeline; digital-serial silicon compiler; fully parallel computation; layout design; logic design; Arithmetic; Circuits; Clocks; Computer architecture; Concurrent computing; Delay; Logic; Silicon compiler; Throughput; Wires;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Design Automation Conference, 1988. Proceedings., 25th ACM/IEEE
Conference_Location :
Anaheim, CA, USA
ISSN :
0738-100X
Print_ISBN :
0-8186-0864-1
Type :
conf
DOI :
10.1109/DAC.1988.14834
Filename :
14834
Link To Document :
بازگشت