Title :
Submicron MOS VLSI process technologies
Author_Institution :
Nippon Telegraph and Telephone Public Corporation, Kanagawa, Japan
Abstract :
This paper presents a technical perspective for submicron CMOS VLSI process technology, emphasizing higher packing density and reliability. For megabit level dRAMs, very small cell size below 20 µm2with soft-error immunity has been successfully obtained by adopting doped face trench capacitor technology as well as error checking and correcting circuit. For logic LSIs, 0.1 µm thick high quality Si isolated layer on SiO2by FIPOS technology, new surface planarization technology using ECR plasma deposition method for trench isolation, gate electrode and multi-level interconnections have been developed. By the submicron process using these technologies, it will be possible to produce 1 Mb or larger dRAMs and several tens kilogate logic LSIs.
Keywords :
CMOS logic circuits; CMOS process; CMOS technology; Electrodes; Error correction; Isolation technology; MOS capacitors; Planarization; Plasmas; Very large scale integration;
Conference_Titel :
Electron Devices Meeting, 1983 International
DOI :
10.1109/IEDM.1983.190430