DocumentCode :
3555980
Title :
A new self-aligned transistor structure for high-speed and low-power bipolar LSI´s
Author :
Oh-uchi, Norikazu ; Kayanuma, Akio ; Asano, Katsuaki ; Hayashi, Hisao ; Noda, Mitsunari
Author_Institution :
Sony Corporation, Atsugi, Japan
Volume :
29
fYear :
1983
fDate :
1983
Firstpage :
55
Lastpage :
58
Abstract :
A new self-aligned transistor structure suitable for high-speed and low-power bipolar LSI´s has been developed. The transistor, which has one or submicron emitter geometry, a non-LOCOS oxide isolation and a polysilicon base contact, is fabricated by selective growth of poly- and single-crystalline silicon and by subsequent self-aligned process. The fully self-aligned transistor structure results in substantial reduction of parasitic capacitances and resistances without fine lithography. The self-aligned transistors were evaluated using 39-stage LCML ring-oscillators designed with 2.5 micron design rules. Typical per-stage delays were 190 ps at 0.22 mW/gate and 83 ps at 1.0 mW/gate.
Keywords :
Crystallization; Etching; Geometry; Large scale integration; Lithography; Parasitic capacitance; Resists; Silicon; Substrates; Transistors;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Electron Devices Meeting, 1983 International
Type :
conf
DOI :
10.1109/IEDM.1983.190439
Filename :
1483564
Link To Document :
بازگشت