DocumentCode :
3556097
Title :
A high performance CMOS technology with Ti-Silicided p/n-type poly-Si gates
Author :
Murao, Y. ; Mihara, S. ; Kikuchi, M. ; Sase, R. ; Furuhashi, T.
Author_Institution :
NEC Corporation, Kanagawa, Japan
Volume :
29
fYear :
1983
fDate :
1983
Firstpage :
518
Lastpage :
521
Abstract :
A Ti-silicided CMOS technology, to be applied to P/N-type CMOS in which gate poly-Si for p-channel and n-channel transistors is doped to p+and n+, res pectively, has been developed to enhance the integration packing density and speed performance. With this Ti-silicided P/N-type CMOS technology, sheet resistance is reduced to ∼ 2 ω/□ , which is 1/20- 1/50 Of non-silicided poly-Si gate electrodes, improves the RC delay time, buried contacts used for p-channel and n-channel transistors results in higher packing density, and no need of Al wiring between p-type and n-type poly-Si also results in higher packing density. This technology was exercised successfully in the fabrication of an 8 bit CPU.
Keywords :
CMOS technology; Chemicals; Contact resistance; Delay effects; Electrodes; Fabrication; National electric code; Oxidation; Semiconductor films; Wiring;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Electron Devices Meeting, 1983 International
Type :
conf
DOI :
10.1109/IEDM.1983.190557
Filename :
1483682
Link To Document :
بازگشت