DocumentCode :
3556283
Title :
Reduced n+/p+-spacing with high latchup hardness in self-aligned double well CMOS technology
Author :
Schwabe, U. ; Jacobs, E.P. ; Takacs, D. ; Winnerl, J. ; Lange, E.
Author_Institution :
Siemens AG, Munich, FRG
Volume :
30
fYear :
1984
fDate :
1984
Firstpage :
410
Lastpage :
413
Abstract :
Latchup in CMOS circuit with an epitaxial layer originates from short channel effects of the parasitic field oxide transistors and from voltage drops on shunt resistances. The short channel behaviour of the field oxide transistors was improved by reducing the p-well depth and modifying the local oxidation step for the well generation. By laser scanning microscope it is shown that for the conventional well latchup firing occurs at the bulges of the well boundary. Using the shallow well the charge compensated region at the well boundary and thereby the latchup sensitive bulges are eliminated. With shallow p-well the shunt resistances are reduced by diminished out-diffusion of the heavily doped n+-substrate and by feasible use of a thinner epi-layer. These measures enable to reduce the critical n+/p+-spacing of adjacent n-and p-channel transistors from 12 µm to 6µm without loosing latchup hardness.
Keywords :
CMOS process; CMOS technology; Circuits; Implants; Jacobian matrices; Microelectronics; Oxidation; Research and development; Shunt (electrical); Voltage;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Electron Devices Meeting, 1984 International
Type :
conf
DOI :
10.1109/IEDM.1984.190737
Filename :
1484508
Link To Document :
بازگشت