DocumentCode :
3556330
Title :
Trench isolation prospects for application in CMOS VLSI
Author :
Rung, R.D.
Volume :
30
fYear :
1984
fDate :
1984
Firstpage :
574
Lastpage :
577
Abstract :
This paper reviews recent progress made and problems encountered in the development of deep trench isolation for CMOS integrated circuits, the advantages and disadvantages of this technique relative to more conventional planar isolation technology are discussed, with consideration given to manufacturability, latch-up suppression, and parasitic sidewall channel formation. It is concluded that the near term (next 3 to 5 years) is unlikely to see widespread use of trench isolation in CMOS, while longer term use will be primarily for niche (cost-insensitive) applications.
Keywords :
Anisotropic magnetoresistance; CMOS integrated circuits; Capacitors; Dielectric materials; Etching; Implants; Isolation technology; Manufacturing processes; Random access memory; Very large scale integration;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Electron Devices Meeting, 1984 International
Type :
conf
DOI :
10.1109/IEDM.1984.190785
Filename :
1484556
Link To Document :
بازگشت