DocumentCode :
3556348
Title :
Multiple self-alignment MOS technology (MUSA/MOST)
Author :
Horie, H. ; Fukano, T. ; Ito, T. ; Ishikawa, H.
Author_Institution :
Fujitsu Laboratories Ltd., Atsugi, Japan
Volume :
30
fYear :
1984
fDate :
1984
Firstpage :
638
Lastpage :
641
Abstract :
Multiple self-alignment MOS technology, MUSA/MOST, has been developed to achieve higher packing density and higher performance for Si MOSFETs. The minimum mask feature of 1.5 µm allows fabrication of a 0.5 µm channel length FET in an active device area as narrow as 3.5 µm. This significantly reduces parasitic capacitances and increases device packing density. Metal and metal-silicide can be employed to form the gate and source/drain electrodes, respectively, resulting in reduction of VLSI circuit wiring-delays. The fabricated ring oscillator with enhancement drivers and depletion loads of MUSA/MOSTs exhibited a propagation delay of 540 ps/stage under the 2 µm design rule.
Keywords :
Etching; FETs; Fabrication; Laboratories; MOSFETs; Oxidation; Ring oscillators; Semiconductor films; Threshold voltage; Very large scale integration;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Electron Devices Meeting, 1984 International
Type :
conf
DOI :
10.1109/IEDM.1984.190803
Filename :
1484574
Link To Document :
بازگشت