DocumentCode :
3556568
Title :
Static and transient latch-up hardness in N-well CMOS with on-chip substrate bias generator
Author :
Takacs, D. ; Winnerl, D. ; Reczek, W.
Author_Institution :
Siemens AG, Munich, FRG
Volume :
31
fYear :
1985
fDate :
1985
Firstpage :
504
Lastpage :
508
Abstract :
Theoretical considerations and experimental results of the influence of an on-chip substrate bias generator on static and transient latch-up hardness in n-well CMOS are presented. The current drive capability of the VBBgenerator is limited, its internal resistance is operating point dependent. If the VBBgenerator is not capable to sink the static and the time averaged transient substrate currents, localized forward biasing of the substrate takes place, thus triggering latch-up. A special clamp circuit was used for limiting the forward substrate bias below the value capable to trigger the parasitic SCR. Using such clamping techniques the latch-up hardness with on-chip bias generator can significantly be improved during power-up and in normal operation mode.
Keywords :
Charge pumps; Clamps; Coupling circuits; MOSFET circuits; Microelectronics; Parasitic capacitance; Power generation; Research and development; Thyristors; Voltage;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Electron Devices Meeting, 1985 International
Type :
conf
DOI :
10.1109/IEDM.1985.191014
Filename :
1485564
Link To Document :
بازگشت