DocumentCode :
3556971
Title :
A submicron dual buried layer twin well CMOS SEG process
Author :
Manoliu, Juliana ; Borland, John O.
Author_Institution :
Fairchild Research Center, Palo Alto, CA
Volume :
33
fYear :
1987
fDate :
1987
Firstpage :
20
Lastpage :
23
Abstract :
This paper describes an advanced submicron CMOS process which uses selective epitaxy to successfully build high quality and high density CMOS transistors. The need for LOCOS is eliminated and devices are isolated by thick thermal oxide without the use of trenches. By properly combining processing parameters during epitaxial growth, optimum selectivity, faceting, and device characteristics are obtained. The device quality of the selectively grown epitaxial film is evidenced by high yielding ring oscillator circuits.
Keywords :
CMOS process; Circuits; Epitaxial growth; Face; Human computer interaction; Hydrogen; Ring oscillators; Silicon; Surfaces; Transistors;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Electron Devices Meeting, 1987 International
Type :
conf
DOI :
10.1109/IEDM.1987.191337
Filename :
1487295
Link To Document :
بازگشت