Title :
Double stacked capacitor with self-aligned poly source/drain transistor (DSP) cell for megabit DRAM
Author :
Tsukamoto, K. ; Shimizu, M. ; Inuishi, M. ; Matsuda, Y. ; Oda, H. ; Morita, H. ; Nakajima, M. ; Kobayashi, K. ; Mashiko, Y. ; Akasaka, Y.
Author_Institution :
Mitsubishi Electric Corp. Itami, Japan
Abstract :
A novel DRAM cell with a double stacked capacitor and a self-aligned poly source/drain transistor (DSP) cell is described. A storage capacitor is composed of two capacitors stacked in a trench. The first polysilicon acting as a storage node is also used as a self-aligned poly source/drain of the access transistor. The isolation region is formed by refilled oxide in openings between the active areas of the first polysilicon. This unique self-aligned structure results in a cell size of 5.95 µm2.
Keywords :
Capacitance; Capacitors; Dielectric films; Dielectric substrates; Digital signal processing; Insulation; Large scale integration; Protection; Random access memory; Research and development;
Conference_Titel :
Electron Devices Meeting, 1987 International
DOI :
10.1109/IEDM.1987.191423