DocumentCode :
3557138
Title :
High performance half-micron PMOSFETs with 0.1um shallow P+N junction utilizing selective silicon growth and rapid thermal annealing
Author :
Shibata, Hideki ; Suizu, Yasumasa ; Samata, Shuichi ; Matsuno, Tadashi ; Hashimoto, Kazuhiko
Author_Institution :
Toshiba Corporation, Kawasaki, Japan
Volume :
33
fYear :
1987
fDate :
1987
Firstpage :
590
Lastpage :
593
Abstract :
High performance half-micron PMOSFETs with extremely shallow junction and low parasitic resistance have been realized utilizing selective silicon growth(SSG) with rapid thermal anneal(RTA) processing. In the technology, SSG greatly contributes to reduction of effective junction depth for MOSFETs because of raised source/drain(S/D) structures, and RTA can effectively reduce the junction depth, S/D resistance, and contact resistance due to its excellent activation characteristics of implanted ions and anneal-out of fluorine induced defects. By combining SSG with RTA, shallow P+N junction of 0.1µm depth, sheet resistance of 56ohm/square, and contact resistance of 30ohms for 0.8µm2contact were achieved simultaneously. Moreover, this device structure can provide relaxed alignment tolerances as well as more reliable contact characteristics by avoiding aluminum spiking. The feasibility of the fabrication process and device structure has been demonstrated.
Keywords :
Atomic layer deposition; Boron; Contact resistance; Fabrication; Furnaces; MOSFETs; Rapid thermal annealing; Silicon; Thermal engineering; Thermal resistance;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Electron Devices Meeting, 1987 International
Type :
conf
DOI :
10.1109/IEDM.1987.191495
Filename :
1487453
Link To Document :
بازگشت