DocumentCode :
3557412
Title :
Modeling substrate currents in smart power ICs
Author :
Oehmen, Joerg ; Olbrich, Markus ; Barke, Erich
Author_Institution :
Inst. of Microelectron. Syst., Hannover Univ., Germany
fYear :
2005
fDate :
23-26 May 2005
Firstpage :
127
Lastpage :
130
Abstract :
Switchings of power stages in smart power ICs, which drive an inductive load, turns on parasitic bipolar transistors and inject minority carriers into the substrate, which can affect the functionality of the chip. We present a parasitic transistor model for post layout simulation, which accounts for a strongly in homogeneous current flow, a base width of up to a few hundred μm, multiple base contacts and collectors, and whose parameters are easily extractable from layout and technology data.
Keywords :
integrated circuit layout; integrated circuit modelling; minority carriers; power integrated circuits; homogeneous current flow; minority carriers; parasitic bipolar transistors; parasitic transistor model; post layout simulation; smart power IC; substrate currents modelling; Bipolar transistors; Data mining; Electron mobility; Equations; Microelectronics; Motor drives; Power integrated circuits; Power system modeling; Protection; Voltage;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Power Semiconductor Devices and ICs, 2005. Proceedings. ISPSD '05. The 17th International Symposium on
Print_ISBN :
0-7803-8890-9
Type :
conf
DOI :
10.1109/ISPSD.2005.1487967
Filename :
1487967
Link To Document :
بازگشت