DocumentCode :
3558614
Title :
The boundary scan
Author :
Burges, Richard, Jr. ; Nagaraj, Prithvi ; Waseq, M.N.
Author_Institution :
Virginia Univ., Charlottesville, VA, USA
Volume :
14
Issue :
3
fYear :
1995
Firstpage :
11
Lastpage :
12
Abstract :
Miniaturization trends in integrated circuit (IC) technology have caused many testing problems. As bigger packaged ICs with higher pin counts are more densely packed onto a printed circuit board (PCB), accessing an IC´s pins is harder. No longer are the pins mechanically accessible to probes or a bed-of-nails fixture. Therefore, determining which IC or interconnect is faulty is difficult or impossible. Because each IC´s input pins cannot be controlled, and each IC´s output pins cannot be observed. The boundary scan method was developed with the goal of improving this controllability and observability problem. A shift-register is included next to each IC pin so that input and output values can be serially shifted in and out. This reduces the need to use probes to control and observe. Also, the output of each IC´s scan register can be connected with the input of another IC´s scan register. This effectively creates one big scan chain per PCB, further reducing points that must be mechanically probed. The inclusion of a scan-register on each IC allows: 1) the observation of each IC during normal operation; 2) the test of interconnects between ICs, and 3) the isolation of the IC from others so it can test itself. The IEEE Standard 1149.1 Test Access-Port and Boundary Scan defines the test logic for implementing a boundary scan test architecture. Example circuits were designed in CMOS. A boundary scan cell is described
Keywords :
CMOS logic circuits; IEEE standards; VLSI; boundary scan testing; built-in self test; integrated circuit interconnections; integrated circuit testing; logic testing; CMOS; IEEE Standard 1149.1 Test Access-Port and Boundary Scan; PCB; boundary scan; boundary scan test architecture; integrated circuit; interconnects; pins; printed circuit board; scan register; shift-register; test logic; testing problems; Circuit testing; Fixtures; Integrated circuit interconnections; Integrated circuit packaging; Integrated circuit technology; Integrated circuit testing; Logic testing; Pins; Printed circuits; Probes;
fLanguage :
English
Journal_Title :
Potentials, IEEE
Publisher :
ieee
ISSN :
0278-6648
Type :
jour
DOI :
10.1109/45.464687
Filename :
464687
Link To Document :
بازگشت