DocumentCode :
3558860
Title :
A 60-GHz 0.13- \\mu{\\hbox {m}} CMOS Divide-by-Three Frequency Divider
Author :
Luo, Tang-Nian ; Bai, Shuen-Yin ; Chen, Yi-Jan Emery
Author_Institution :
Dept. of Electr. Eng., Nat. Taiwan Univ., Taipei
Volume :
56
Issue :
11
fYear :
2008
Firstpage :
2409
Lastpage :
2415
Abstract :
This paper presents the design and analysis of a 60-GHz 0.13-mum CMOS divide-by-three frequency divider (FD). The regenerative injection-locked technique is proposed to achieve divide-by-three function at millimeter-wave frequency. The novel level shifter is used to increase the overdrive voltage of the input switch of the loop divider such that the divider locking range and input sensitivity can be enhanced. The CMOS divide-by-three FD including the testing pads occupies the silicon area of 0.99 mm × 0.69 mm. Operated at 1.3 V, the CMOS divider consumes 13 mW of power. The measured locking range is 1.8 GHz around the input frequency of 59 GHz, and the phase noise of the output signal at 1-MHz offset is -131.36 dBc/Hz.
Keywords :
CMOS integrated circuits; frequency dividers; CMOS divide-by-three frequency divider; frequency 59 GHz; frequency 60 GHz; input switch; millimeter-wave frequency; output signal phase noise; overdrive voltage; regenerative injection-locked technique; silicon area; size 0.13 mum; voltage 1.3 V; 60 GHz; CMOS; divide-by-three; frequency divider (FD); millimeter wave;
fLanguage :
English
Journal_Title :
Microwave Theory and Techniques, IEEE Transactions on
Publisher :
ieee
Conference_Location :
10/14/2008 12:00:00 AM
ISSN :
0018-9480
Type :
jour
DOI :
10.1109/TMTT.2008.2004895
Filename :
4652552
Link To Document :
بازگشت