Title :
A Model for Predicting On-Current Degradation Caused by Drain-Avalanche Hot Carriers in Low-Temperature Polysilicon Thin-Film Transistors
Author :
Kawamura, Tetsufumi ; Matsumura, Mieko ; Kaitoh, Takuo ; Noda, Takeshi ; Hatano, Mutsuko ; Miyazawa, Toshio ; Ohkura, Makoto
Author_Institution :
Central Res. Lab., Hitachi Ltd., Tokyo
Abstract :
A model for predicting on-current degradation caused by drain-avalanche hot carriers in NMOS low-temperature polysilicon thin-film transistors (TFTs) is described. The amount of trapped charge caused by hot-carrier stress was estimated by using a model describing the lightly doped drain region as an imaginary TFT, and it was found that the amount of trapped charge saturates as voltage-stress time passes. Moreover, the on-resistance increase caused by the trapped charge could be expressed as a function of voltage-stress time (t) , stress drain current (Id_str), and stress drain voltage (Vd_str), i.e., DeltaRon = Id_str exp(-beta/ Vd_str) AtB. This function can be used to predict the on-current degradation of TFTs after a long time for various gate lengths, operation voltages, and crystallinities of polysilicon.
Keywords :
MOSFET; hot carriers; thin film transistors; NMOS transistor; drain-avalanche hot carrier; low-temperature polysilicon thin-film transistor; on-current degradation prediction; stress drain current; stress drain voltage; voltage-stress time; Circuits; Crystallization; Degradation; Drain avalanche hot carrier injection; Flat panel displays; Hot carriers; Predictive models; Stress; Thin film transistors; Voltage; Current degradation; hot carrier; low-temperature polysilicon (LTPS); reliability; thin-film transistors (TFTs);
Journal_Title :
Electron Devices, IEEE Transactions on
Conference_Location :
12/9/2008 12:00:00 AM
DOI :
10.1109/TED.2008.2008376