Title :
Addressing Cu/Low-
Dielectric TDDB-Reliability Challenges for Advanced CMOS Technologies
Author :
Chen, Fen ; Shinosky, Mike
Author_Institution :
IBM Microelectron., Essex Junction, VT
Abstract :
Low-k dielectrics, which are beneficial for chip resistance-capacitance (RC) delay improvement, crosstalk-noise minimization, and power-dissipation reduction, are indispensable for the continuous scaling of advanced VLSI circuits, particularly that of high-performance logic circuits. In this paper, several critical challenges for Cu/low-k time-dependent dielectric-breakdown (TDDB)-reliability qualification will be reviewed. First, a low-k TDDB field-acceleration model and its determination will be discussed. Second, the macroscopic interconnect line-to-line spacing variation across the wafer and the microscopic line-to-line spacing nonuniformity induced by line-edge roughness within the same test structure and their impacts on low- k TDDB reliability will be carefully examined. The Weibull shape-parameter dependence on applied stress voltage due to such global and local spacing variations will be analyzed. Finally, the moisture effect on low-k TDDB and capacitance stability as an example of the impact from process integration will be reported, demonstrating that low-k TDDB is sensitive to back-end-of-the-line integration.
Keywords :
CMOS logic circuits; Weibull distribution; circuit reliability; copper; electric breakdown; integrated circuit interconnections; Cu; Cu-low-k dielectric TDDB-reliability; RC delay; VLSI circuit; Weibull shape-parameter dependence; advanced CMOS technologies; back-end-of-the-line integration; chip resistance-capacitance delay; crosstalk-noise minimization; field-acceleration model; line-edge roughness; line-to-line spacing variation; power-dissipation reduction; time-dependent dielectric-breakdown reliability; Crosstalk; Delay; Dielectrics; Integrated circuit interconnections; Logic circuits; Microscopy; Minimization; Qualifications; Semiconductor device modeling; Very large scale integration; Back-end-of-the-line (BEOL) process integration; Cu interconnect reliability; Cu migration; line spacing variation; line-edge-roughness (LER) variation; low- $k$ time-dependent dielectric breakdown (TDDB); low-$k$ TDDB field acceleration; low-$k$ reliability; low-$k$ time-dependent dielectric breakdown (TDDB); low-$k$ TDDB field acceleration; low-$k$ reliability; square root of $E$ model; square root of $E$ model;
Journal_Title :
Electron Devices, IEEE Transactions on
Conference_Location :
12/16/2008 12:00:00 AM
DOI :
10.1109/TED.2008.2008680