DocumentCode :
356013
Title :
A digitally controlled on-chip clock multiplier for globally asynchronous locally synchronous systems
Author :
Olsson, Thomas ; Torkelsson, Mats ; Nilsson, Peter ; Hemani, Ahmed ; Meincke, Thomas
Author_Institution :
Dept. of Appl. Electron., Lund Univ., Sweden
Volume :
1
fYear :
1999
fDate :
1999
Firstpage :
84
Abstract :
For large high-speed globally synchronous ASICs, designing the clock distribution net becomes a troublesome task. Besides problems caused by clock skew, the clock net also is a major source of power consumption. Partitioning the design into locally clocked blocks reduces clock skew problems and if handled correctly it also helps reducing power consumption. However, to achieve these positive effects, the blocks need on-chip clocks having properties as small area and low power consumption. Therefore, a low power small area digitally controlled on-chip clock generator is designed
Keywords :
application specific integrated circuits; clocks; high-speed integrated circuits; low-power electronics; clock distribution; clock skew; digital control; globally asynchronous locally synchronous system; high-speed ASIC; low-power design; on-chip clock multiplier; CMOS technology; Clocks; Control systems; Digital control; Energy consumption; Frequency; Phase locked loops; Power generation; System-on-a-chip; Working environment noise;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Circuits and Systems, 1999. 42nd Midwest Symposium on
Conference_Location :
Las Cruces, NM
Print_ISBN :
0-7803-5491-5
Type :
conf
DOI :
10.1109/MWSCAS.1999.867215
Filename :
867215
Link To Document :
بازگشت