Title :
Bipolar Mode Operation and Scalability of Double-Gate Capacitorless 1T-DRAM Cells
Author :
Giusi, Gino ; Alam, Muhammad Ashraful ; Crupi, Felice ; Pierro, Silvio
Author_Institution :
Dipt. di Elettron. Inf. e Sist., Univ. of Calabria, Arcavacata di Rende, Italy
Abstract :
In this paper, we study the operation mode and the scalability of the second generation (type II) of double-gate capacitorless one transistor dynamic random access memory (1T-DRAM) cells. We find that the memory operates by accumulating charge at the gate interfaces, not in the body of the cell. The type-II configuration allows an infinitely long retention of state “1,” whereas the total retention time is limited by the leakage associated with state “0” due to band-to-band tunneling (BTBT) at the source/drain to bulk junctions. Extensive and careful scaling analysis shows that longitudinal scaling is limited by short-channel effects related to source/drain to bulk barrier lowering, whereas transverse scaling is limited by BTBT. We conclude that type-II 1T-DRAM is somewhat more scalable than type-I 1T-DRAM (i.e., 15 nm versus 25 nm). The better scaling perspective of type-II 1T-DRAM cells is ascribed to the higher READ sensitivity, programming window, and retention time.
Keywords :
DRAM chips; circuit reliability; tunnelling; READ sensitivity; band-to-band tunneling; bipolar mode operation; bulk junctions; double-gate capacitorless 1T-DRAM cell scability; gate interfaces; programming window; short-channel effects; transistor dynamic random access memory cell; Capacitors; DRAM chips; Impact ionization; MOSFET circuits; Random access memory; Scalability; Silicon on insulator technology; Substrates; Tunneling; Voltage; Band-to-band tunneling (BTBT); capacitorless 1T-DRAM; device scaling; device simulation; dynamic random access memory (DRAM); impact ionization;
Journal_Title :
Electron Devices, IEEE Transactions on
Conference_Location :
6/1/2010 12:00:00 AM
DOI :
10.1109/TED.2010.2050104