Title :
A Dynamic Pressure-Aware Associative Placement Strategy for Large Scale Chip Multiprocessors
Author :
Hammoud, M. ; Sangyeun Cho ; Melhem, R.
Author_Institution :
Dept. of Comput. Sci., Univ. of Pittsburgh, Pittsburgh, PA, USA
Abstract :
This paper describes dynamic pressure-aware associative placement (DPAP), a novel distributed cache management scheme for large-scale chip multiprocessors. Our work is motivated by the large non-uniform distribution of memory accesses across cache sets in different L2 banks. DPAP decouples the physical locations of cache blocks from their addresses for the sake of reducing misses caused by destructive interferences. Temporal pressure at the on-chip last-level cache, is continuously collected at a group (comprised of local cache sets) granularity, and periodically recorded at the memory controller(s) to guide the placement process. An incoming block is consequently placed at a cache group that exhibits the minimum pressure. Simulation results using a full-system simulator demonstrate that DPAP outperforms the baseline shared NUCA scheme by an average of 8.3% and by as much as 18.9% for the benchmark programs we examined. Furthermore, evaluations showed that DPAP outperforms related cache designs.
Keywords :
cache storage; microprocessor chips; DPAP; NUCA scheme; destructive interferences; distributed cache management; dynamic pressure aware associative placement strategy; large scale chip multiprocessors; memory access distribution; memory controllers; Aggregates; Computer architecture; Computer science; Interference; Large-scale systems; Network-on-a-chip; Pressure control; Random access memory; Aggregate Cache Sets; Associative Placement; Chip Multiprocessors; Local Cache Sets; Pressure-Aware Placement;
Journal_Title :
Computer Architecture Letters
Conference_Location :
6/3/2010 12:00:00 AM
DOI :
10.1109/L-CA.2010.7