DocumentCode :
356089
Title :
Efficient implementation for high accuracy DCT processor based on FPGA
Author :
Naviner, L. ; Danger, J.-L. ; Laurent, C. ; Garcia, Garcia
Author_Institution :
Ecole Nat. Superieure des Telecommun., Paris, France
Volume :
1
fYear :
1999
fDate :
1999
Firstpage :
508
Abstract :
This paper presents a highly parallel high precision implementation for two-dimensional discrete cosine transform processor. The architecture is based on distributed arithmetic to reduce the hardware amount and enhance the speed performance. The system has been developed in order to be synthesized on a re-configurable circuit. Complete use of the logic cell´s capability is obtained with various architectural optimizations. These optimizations include pseudo multiplexing, special encoding and resource sharing for multiplications, additions and accumulations of partial inner products. 11 bits input pixels are processed, generating 14 bits output coefficients. System is built on a Flex10k circuit of Altera, works at 36 MHz circuit, and guarantees real-time processing for 18 MHz input pixel rate
Keywords :
discrete cosine transforms; distributed arithmetic; field programmable gate arrays; reconfigurable architectures; FPGA circuit; distributed arithmetic; reconfigurable architecture; two-dimensional discrete cosine transform processor; Arithmetic; Discrete cosine transforms; Field programmable gate arrays; Flexible printed circuits; Hardware; Image coding; Integrated circuit interconnections; Logic; Prototypes; Resource management;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Circuits and Systems, 1999. 42nd Midwest Symposium on
Conference_Location :
Las Cruces, NM
Print_ISBN :
0-7803-5491-5
Type :
conf
DOI :
10.1109/MWSCAS.1999.867316
Filename :
867316
Link To Document :
بازگشت