DocumentCode :
3561171
Title :
Characterization of Single-Photon Avalanche Diodes in a 0.5 \\mu m Standard CMOS Process—Part 1: Perimeter Breakdown Suppression
Author :
Dandin, Marc ; Akturk, Akin ; Nouri, Babak ; Goldsman, Neil ; Abshire, Pamela
Author_Institution :
Fischell Dept. of Bioeng., Univ. of Maryland, College Park, MD, USA
Volume :
10
Issue :
11
fYear :
2010
Firstpage :
1682
Lastpage :
1690
Abstract :
We report on the breakdown characteristics of a single-photon avalanche diode structure fabricated in a 0.5 μm single-well CMOS process. This paper features two mechanisms for reducing perimeter breakdown. The first mechanism consists of using the lateral diffusion of adjacent n-wells to reduce the electric field at the diode´s periphery, and the second makes use of a poly-silicon gate over the high field regions to modulate the electric field. We studied each technique independently as well as their combined effect on the devices´ avalanche profiles. In addition to marked alterations in the current-voltage curves near and above breakdown, the diodes´ breakdown voltages were increased by more than 4 V, indicating that perimeter breakdown was curtailed. We verified this assertion through a self-consistently solved 2-D numerical model based on Poisson´s equation and the hole and electron current continuity equations coupled with rate equations for carrier generation due to impact ionization. The model revealed spatial maxima of the charge generation rates, thereby indicating regions susceptible to breakdown. Our investigation revealed that in native diodes, the generation rate peaked at the perimeter and near the junction´s surface, suggesting perimeter breakdown. Conversely, in devices where suppression techniques were used, the region of maximum generation spread laterally and away from the surface, indicating full volumetric breakdown was achieved.
Keywords :
CMOS integrated circuits; Poisson equation; avalanche diodes; impact ionisation; 2D numerical model; Poisson equation; adjacent n-well lateral diffusion; charge generation rates; current-voltage curves; electric field reduction; electron current continuity equations; impact ionization; perimeter breakdown suppression; polysilicon gate; single-photon avalanche diodes; single-well CMOS process; size 0.5 mum; spatial maxima; standard CMOS process; volumetric breakdown; Avalanche breakdown; Breakdown voltage; CMOS integrated circuits; CMOS process; Charge carrier processes; Diodes; Educational institutions; Electric breakdown; Poisson equations; Pulse generation; Avalanche breakdown; CMOS integrated circuits; avalanche photodiodes; integrated circuit modeling; single photon;
fLanguage :
English
Journal_Title :
Sensors Journal, IEEE
Publisher :
ieee
Conference_Location :
6/10/2010 12:00:00 AM
ISSN :
1530-437X
Type :
jour
DOI :
10.1109/JSEN.2010.2046163
Filename :
5483204
Link To Document :
بازگشت