DocumentCode :
3561302
Title :
Using Transmission Lines for Global On-Chip Communication
Author :
Carpenter, Aaron ; Hu, Jianyun ; Xu, Jie ; Huang, Michael ; Wu, Hui ; Liu, Peng
Author_Institution :
Electr. & Comput. Eng. Dept., Binghamton Univ., Vestal, NY, USA
Volume :
2
Issue :
2
fYear :
2012
fDate :
6/1/2012 12:00:00 AM
Firstpage :
183
Lastpage :
193
Abstract :
The growing number of cores in chip multiprocessors increases the importance of interconnection for overall system performance and energy efficiency. Compared to traditional distributed shared-memory architectures, chip-multiprocessors (CMPs) offer a different set of design constraints and opportunities. As a result, a conventional packet-relay multiprocessor interconnect architecture is a valid, but not necessarily optimal, design point. Worsening wire delays, energy-inefficient routers, and the decreased importance of in-field scalability, make the conventional packet-switched network-on-chip a less attractive option. An alternative solution uses well-engineered transmission lines as communication links. These transmission lines, along with simple, practical circuits using modern complementary metal-oxide-semiconductor technology, can provide low latency, low energy, high throughput channels which can be used as a shared-medium point-to-point link. The design of the transmission lines and transceiver circuits has important architectural impact. This paper includes a first-step design effort for these components, particularly when used for a globally shared-medium bus. For medium-scale CMPs, this interconnect backbone can eliminate the need for packet switching and provide energy, as well as performance benefits when compared to a conventional mesh interconnect. We will provide a design of such a system from the ground up, including design of the transmission lines, transceiver circuits, and a simple, yet effective, architectural design for a shared-medium interconnect, and show that such a design can be a compelling alternative to packet-switched networks for CMPs.
Keywords :
CMOS integrated circuits; memory architecture; microprocessor chips; multiprocessor interconnection networks; network routing; network-on-chip; packet switching; transceivers; transmission lines; architectural design; architectural impact; chip multiprocessors; chip-multiprocessors; communication links; conventional mesh interconnect; conventional packet-relay multiprocessor interconnect architecture; conventional packet-switched network-on-chip; design constraints; distributed shared-memory architectures; energy efficiency; energy-inefficient routers; first-step design effort; global on-chip communication; globally shared-medium bus; in-field scalability; interconnect backbone; interconnection; medium-scale CMP; modern complementary metal-oxide-semiconductor technology; overall system performance; packet switching; packet-switched networks; performance benefits; practical circuits; shared-medium interconnect; shared-medium point-to-point link; transceiver circuits; transmission line design; well-engineered transmission lines; wire delays; Crosstalk; Integrated circuit interconnections; Power transmission lines; Receivers; System-on-a-chip; Throughput; Transmitters; Computer architecture; multiprocessor interconnection networks; transmission lines;
fLanguage :
English
Journal_Title :
Emerging and Selected Topics in Circuits and Systems, IEEE Journal on
Publisher :
ieee
Conference_Location :
5/17/2012 12:00:00 AM
ISSN :
2156-3357
Type :
jour
DOI :
10.1109/JETCAS.2012.2193519
Filename :
6202359
Link To Document :
بازگشت