DocumentCode :
3561585
Title :
Building block layout by parallel simulated annealing algorithms
Author :
Luo, Qinglang ; Hong, Xianlong ; Dong, Sheqin ; Zhou, Qiang
Author_Institution :
Dept. of Comput. Sci. & Technol., Tsinghua Univ., Beijing, China
Volume :
2
fYear :
2004
Firstpage :
1262
Abstract :
The building block layout (BBL) becomes a more and more important approach for VLSI physical design. In this paper, based on the BBL floorplan problem, we discussed several parallel simulated annealing (SA) strategies. Two parallel simulated annealing algorithms are realized, using sequence-pair (SP) as the representation. The parallel algorithm can be used either to speed up a problem or to achieve a higher accuracy of solutions to a problem. In this work we are interested in the latter goal. The results from the experiment indicate that the proposed method parallelizes the routine of state transitions in SA to obtain better states efficiently.
Keywords :
circuit optimisation; integrated circuit layout; parallel algorithms; simulated annealing; BBL; VLSI physical design; building block layout; floorplan problem; parallel algorithms; sequence-pair representation; simulated annealing; solution accuracy; state transitions; Computational modeling; Computer science; Integrated circuit layout; Intelligent networks; Joining processes; Neural networks; Parallel algorithms; Simulated annealing; Testing; Very large scale integration;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Communications, Circuits and Systems, 2004. ICCCAS 2004. 2004 International Conference on
Print_ISBN :
0-7803-8647-7
Type :
conf
DOI :
10.1109/ICCCAS.2004.1346403
Filename :
1346403
Link To Document :
بازگشت