Title :
An optimized hardware architecture for intra prediction for HEVC
Author :
Kammoun, Manel ; Ben Atitallah, Ahmed ; Masmoudi, Nouri
Author_Institution :
LETI Lab.-ENIS, Univ. of Sfax, Sfax, Tunisia
Abstract :
In this paper, we propose an optimized hardware architecture for the implementation of intra prediction in High Efficiency Video Coding standard (HEVC) decoder developed by the Joint Collaborative Team on Video Coding (JCT-VC) which is the common group released by the ITU-T Video Coding Experts Group and the ISO/IEC Moving Picture Experts Group. HEVC is designed to achieve better coding efficiency and compression ratio relative to H.264/AVC (Advanced Video Coding), but also involves increasing in complexity. As in previous standards, the intra prediction in HEVC is the process of reconstructing blocs based on neighboring pixels located above and in the left of the current bloc. The complexity of intra prediction is especially manifested with the increasing of flexibility in coding unit structures and the number of prediction modes. In fact, the final version of working draft (HM) test model defines 35 modes for all prediction units PU instead of 9 modes for intra-4×4 and 4 modes for intra-16×16 in H.264/AVC. This paper presents a new optimized hardware architecture for the implementation of al directional modes of intra prediction 4×4 in HEVC standard. This architecture is designed with Modelism simulator and synthesized using TSMC 0.18um CMOS and Xilinx Virtex 6 FPGA technologies. It needs 15010 logic gates and runs at 218 MHZ when using 0.18um CMOS technology. In other hand, the number of slice is about 1654 LUTS and the frequency operation is 234 MHZ with Xilinx Virtex 6 FPGA .
Keywords :
CMOS logic circuits; data compression; decoding; field programmable gate arrays; image reconstruction; video coding; H.264-AVC; HEVC decoder; ISO-IEC Moving Picture Experts Group; ITU-T Video Coding Experts Group; JCT-VC; LUTS; Modelism simulator; TSMC CMOS technology; Xilinx Virtex 6 FPGA technology; advanced video coding; bloc reconstruction; coding efficiency; coding unit structures; compression ratio; frequency 234 MHz; frequency operation; high-efficiency video coding standard decoder; intraprediction complexity; intraprediction implementation; joint collaborative team-video coding; logic gates; optimized hardware architecture; prediction modes; size 0.18 mum; slice number; working draft test model; Clocks; Computer architecture; Encoding; Equations; Hardware; Standards; Video coding; HEVC; TSMC 0.18um CMOS; Xilinx Virtex 6 FPGA; intra prediction;
Conference_Titel :
Image Processing, Applications and Systems Conference (IPAS), 2014 First International
Print_ISBN :
978-1-4799-7068-1
DOI :
10.1109/IPAS.2014.7043303