DocumentCode :
3562438
Title :
Low-power and high-performance design for cryptosystem using power aware and pipeline techniques
Author :
Minh-Tung Dam ; Van-Cuong Nguyen ; Trong-Tuan Nguyen ; Thang-Dong Tran Le
Author_Institution :
Center of Electr. Eng., DUYTAN Univ., Danang, Vietnam
fYear :
2014
Firstpage :
36
Lastpage :
41
Abstract :
It has been a decade since the National Institute of Standards and Technology (NIST) has selected the Rijndael algorithm as the Advanced Encryption Standard (AES). Since then, AES becomes the new block cipher standard of US government. A couple of years ago, with the shift of the technological trend towards the power aware system design, low power AES architectures gain importance over area and performance oriented designs. In this study, we proposed a low power design called power aware technique for cryptosystem to reduce the power consumption while promising to enhance the level of security and achieve the high performance that adapts its self to the applications with real time requirement.
Keywords :
cryptography; pipeline processing; power aware computing; NIST; National Institute of Standards and Technology; Rijndael algorithm; US government; advanced encryption standard; block cipher standard; cryptosystem; low power AES architectures; pipeline techniques; power aware system design; power aware technique; power consumption; Algorithm design and analysis; Clocks; Encryption; Field programmable gate arrays; Power demand; Throughput; AES; Cryptosystem; Low Power Design; SHA;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Advanced Technologies for Communications (ATC), 2014 International Conference on
Print_ISBN :
978-1-4799-6955-5
Type :
conf
DOI :
10.1109/ATC.2014.7043352
Filename :
7043352
Link To Document :
بازگشت