DocumentCode :
3562679
Title :
Network on chip for data packet exchange
Author :
Krishna, M. Vamsi ; Ajitha, D.
Author_Institution :
Dept. of ECE, SITAMS, Chittoor, India
fYear :
2014
Firstpage :
1
Lastpage :
4
Abstract :
Making Network on Chip is carried out here, we introduce another system on-chip (Noc) that handles exact limitations of the flawed parts of the Noc. The proposed Noc is focused around new slip location components suitable for element Nocs, where the number and position of processor components or defective squares differ amid runtime. The Noc medium performs an abnormal state of modularity, adaptability, and throughput. A Noc includes switches and interconnections permitting correspondence between the PEs and/or Ips. The Noc depends on information parcel trade. The way for an information parcel between a source and a terminus through the switches is characterized by the steering calculation. Subsequently, the way that an information bundle is permitted to take in the system depends chiefly on the addictiveness allowed by the routing algorithm, which is connected provincially in every switch being crossed and to every information parcel.
Keywords :
multiprocessor interconnection networks; network-on-chip; data packet exchange; information parcel; network on chip; processor components; system on-chip; Instruments; Ports (Computers); Routing; System-on-chip; Throughput; Topology; Transient analysis; Multiprocessor system-on-chip(MPSOC); Network on chip(NOC); System on chip(SOC);
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Science Engineering and Management Research (ICSEMR), 2014 International Conference on
Print_ISBN :
978-1-4799-7614-0
Type :
conf
DOI :
10.1109/ICSEMR.2014.7043636
Filename :
7043636
Link To Document :
بازگشت