DocumentCode :
3563750
Title :
Post-layout leakage power minimization based on distributed sleep transistor insertion
Author :
Babighian, Pietro ; Benini, Luca ; Macii, Alberto ; Macii, Enrico
Author_Institution :
Politecnico di Torino, Italy
fYear :
2004
Firstpage :
138
Lastpage :
143
Abstract :
This paper introduces a new approach to sub-threshold leakage power reduction in CMOS circuits. Our technique is based on automatic insertion of sleep transistors for cutting sub-threshold current when CMOS gates are in stand-by mode. Area and speed overhead caused by sleep transistor insertion are tightly controlled thanks to: (i) a post-layout incremental modification step that inserts sleep transistors in an existing row-based layout; (ii) an innovative algorithm that selects the subset of cells that can be gated for maximal leakage power reduction, while meeting user-provided constraints on area and delay increase. The presented technique is highly effective and fully compatible with industrial back-end flows, as demonstrated by post-layout analysts on several benchmarks placed and routed with state-of-the art commercial tools for physical design.
Keywords :
CMOS logic circuits; circuit layout CAD; circuit optimisation; integrated circuit layout; leakage currents; low-power electronics; CMOS circuits; area overhead; cell placement; distributed sleep transistor insertion; gate clustering; post-layout leakage power minimization; routing; speed overhead; subthreshold leakage power reduction; Art; Automatic control; CMOS logic circuits; Delay; Leakage current; Minimization; Permission; Sleep; Stacking; Transistors;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Low Power Electronics and Design, 2004. ISLPED '04. Proceedings of the 2004 International Symposium on
Print_ISBN :
1-58113-929-2
Type :
conf
DOI :
10.1109/LPE.2004.1349324
Filename :
1349324
Link To Document :
بازگشت