Title :
Dynamic single-p-well SRAM bitcell characterization with back-bias adjustment for optimized wide-voltage-range SRAM operation in 28nm UTBB FD-SOI
Author :
Thomas, O. ; Zimmer, B. ; Toh, S.O. ; Ciampolini, L. ; Planes, N. ; Ranica, R. ; Flatresse, P. ; Nikolic, B.
Author_Institution :
Berkeley Wireless Res. Center, Berkeley, CA, USA
Abstract :
This paper demonstrates the 28nm ultra-thin body and buried oxide (UTBB) FD-SOI high-density (0.120μm2) single p-well (SPW) bitcell architecture for the design of low-power wide voltage range systems enabled by back-bias adjustment. The results from a 140kb programmable dynamic SRAM characterization test module provide both information about location and cause of failures as well as power and performance by mimicking system operating conditions over a wide supply voltage range. A 410mV minimum operating voltage and less than 310mV data retention voltage with a leakage current close to 100fA/bitcell are measured. Improved bitcell read access time and write-ability through back-bias are demonstrated with less than 5% of stand-by power overhead.
Keywords :
SRAM chips; silicon-on-insulator; SRAM; UTBB FD-SOI; back-bias adjustment; buried oxide; size 28 nm; ultra-thin body; voltage 410 mV; Bit error rate; Built-in self-test; Leakage currents; MOS devices; Random access memory; Transistors; Voltage measurement;
Conference_Titel :
Electron Devices Meeting (IEDM), 2014 IEEE International
DOI :
10.1109/IEDM.2014.7046973