DocumentCode :
3565149
Title :
Mismatch in high-K metal gate process analog design
Author :
Woo, A. ; Eberhart, H. ; Li, Y. ; Ito, A.
Author_Institution :
Broadcom® Corp., Irvine, CA, USA
fYear :
2014
Abstract :
This paper presents mismatch behaviors of high-K metal gate transistors when used in analog design applications. The data collected shows the sensitivity of mismatch in the high-K metal gate process to the overall layout environment, including top-metal routing placement, which was not reported before this work. We compared data from different fabrication sources, which indicated that mismatch can be improved through process as well as through layout strategy.
Keywords :
MOSFET circuits; digital-analogue conversion; integrated circuit manufacture; network routing; analog design applications; high-K metal gate process analog design; high-K metal gate transistors; layout strategy; top-metal routing placement; High K dielectric materials; Layout; Logic gates; MOSFET; Metals;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Electron Devices Meeting (IEDM), 2014 IEEE International
Type :
conf
DOI :
10.1109/IEDM.2014.7047075
Filename :
7047075
Link To Document :
بازگشت