Title :
Simulation 3D TSV for stress-strain characteristics under mechanical and thermo-mechanical loading
Author :
Jia-Shen Lan ; Mei-Ling Wu
Author_Institution :
Dept. of Mech. & Electro-Mech. Eng., Nat. Sun Yat-sen Univ., Kaohsiung, Taiwan
Abstract :
This paper addresses the key stress and strain characteristics issues in three-dimensional integrated circuit (3D IC) packaging, which arise due to mechanical and thermo-mechanical loading. Although 3D IC packaging is known to suffer critical issues due to the reliance on non-mature technologies, it is valued for its high performance and miniaturization, achieved through the short vertical interconnections between individual chips and multi-chips that are stacked together. However, the reliability of through silicon via (TSV) and micro-bumps is still a significant concern and should thus be investigated further, due to the complexity of the architecture and microstructure. In this work, the 3D IC package used in the simulation model is built, after which the model is investigated under thermal cycle loading and mechanical bending cycle loading. In the analyses, both micro-bump and TSV are considered to exhibit bilinear isotropie hardening behaviors. The simulation results indicate that, under mechanical loading, the critical failure occurs on the outer micro-bump, while it is located on the outer TSV under thermo-mechanical loading. We thus posit that these fatigue failure sites could arise from the coefficient of thermal expansion (CTE) mismatch between the silicon chip and the TSV. Based on these findings, a simulation-based optimization methodology is developed with the aim of improving the overall 3D IC reliability. The main objective is to improve the TSV and micro-bump fatigue life when subjected to mechanical and thermo-mechanical loading by optimizing the design factors.
Keywords :
failure analysis; fatigue testing; integrated circuit modelling; integrated circuit packaging; integrated circuit reliability; optimisation; stress-strain relations; thermomechanical treatment; three-dimensional integrated circuits; 3D IC packaging; 3D IC reliability; CTE mismatch; TSV reliability; bilinear isotropie hardening behaviors; coefficient of thermal expansion mismatch; critical failure; fatigue failure sites; fatigue life; mechanical bending cycle loading; micro-bumps; short vertical interconnections; simulation-based optimization methodology; stress-strain characteristics issues; thermal cycle loading; thermo-mechanical loading; three-dimensional integrated circuit packaging; through silicon via reliability; Fatigue; Loading; Solid modeling; Thermal loading; Three-dimensional displays; Through-silicon vias; 3D IC Packaging; Design of Experiment; Fatigue Life; Finite Element Method; Mechanical Bending Cycle Loading; Micro-bumps; Response Surface Method; Thermal Cycle Loading; Through Silicon Via;
Conference_Titel :
Microsystems, Packaging, Assembly and Circuits Technology Conference (IMPACT), 2014 9th International
DOI :
10.1109/IMPACT.2014.7048445